

# LAKIREDDY BALI REDDY COLLEGE OF ENGINEERING (AUTONOMOUS)

L.B. Reddy Nagar :: Mylavaram-521 230 :: Krishna Dist. :: A.P Approved by AICTE, New Delhi. Affiliated to JNTUK, Kakinada

M.Tech.(I Semester)(R14) Supplementary Examinations, December 2018/January 2019 (R14: Applicable for 2015, 2016 regular admitted batches only)

A.Y. 2018-19

## TIME TABLE

TIME: 10.15 AM TO 1.15 PM

| DATE                              | Computer Science and Engineering                        | Software<br>Engineering                                 | Systems and Signal Processing                                                  | VLSI and Embedded<br>Systems                                        | Thermal<br>Engineering                                          | Power Electronics and Drives                                                                             |
|-----------------------------------|---------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| 31 <sup>-</sup> 12-2018<br>Monday | MTCS101 - Advanced Data<br>Structures                   | MTIT101- Advanced<br>Problem Solving                    | MTEC101 - Advanced<br>Digital Signal Processing                                | MTVL101 - VLSI<br>Technology and Design                             | MTME101 - Mathematical<br>Methods in Engineering                | MTEE101- Machine<br>Modeling and Analysis                                                                |
| 02-01-2019<br>Wednesday           | MTCS102 - Advanced<br>Database Management<br>Systems    | MTIT102' - Software<br>Architecture                     | MTEC102- Digital Signal<br>Processors                                          | MTVL102 - CPLD and<br>FPGA Architectures and<br>Applications        | MTME102- Advanced<br>Thermodynamics                             | MTEE102- Power<br>Converters                                                                             |
| 04-01-2019<br>Friday              | MTCS103 - Data Mining                                   | MTIT103- Software<br>Process Management                 | MTEC103- Linear Algebra for Signal Processing                                  | MTVL103 -<br>Microcontrollers for<br>Embedded System Design         | MTME103 - Advanced<br>Heat & Mass Transfer                      | MTEE103 - Control of<br>Motor Drives-I                                                                   |
| 07-01-2019<br>Monday              | MTCS104 - Advanced<br>Computer Networks                 | MTIT104- Object<br>Oriented Software<br>Engineering     | MTEC104- Soft Computing Techniques                                             | MTVL104 - Embedded<br>Real Time Operating<br>Systems                | MTME104- Advanced IC<br>Engines                                 | MTEE104 - Computational<br>Mathematics                                                                   |
| :<br>09-01-2019<br>Wednesday      | Elective-I<br>MTCS1054 - Software Project<br>Management | Elective – I<br>MTIT1052- Mobile<br>Computing           | Elective-I<br>MTEC1052 - Image and<br>Video Processing                         | Elective – I<br>MTVL1051 - Wireless<br>Communications &<br>Networks | Elective – I<br>MTME1051 - Advanced<br>Fluid Mechanics          | Elective – I MTEE1052 – Reliablity Systems Engineering MTEE1051 - Reactive Power Management              |
| 11-01-2019<br>Friday              | Elective-II<br>MTCS1063 - Artificial<br>Intelligence    | Elective - II<br>MTIT1063 - Digital<br>Image Processing | Elective-II MTEC1063 Speech Processing  MTEC1061 Bio-Medical Signal Processing | Elective – II<br>MTVL1061 - Modern DSP                              | Elective – II<br>MTME1061 - Advanced<br>Power Plant Engineering | Elective – II MTEE1062 – Modeling and simulation of Power Electronics  MTEE1061 - Industrial Electronics |

NOTE:(i) Any omissions or clashes in this time table may please be informed to the Controller of Examinations immediately.

(ii) Even if government / JNTUK declares holiday on any of the above dates, the examinations shall be conducted as notified.

(iii) For any clarification in respect of the above examinations, please contact the Controller of Examinations.

12000 Date: 18-12-2018

**CONTROLLER OF EXAMINATIONS** 

Copy to: 1.M.TECH, Notice Boards, 2. M.TECH, H.O.Ds for N.A.,

PRINCIPAL Z

|      | 2 3/11 2017                                                                                                                                         |       |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| ſ    | H.T.No R14                                                                                                                                          |       |
| _    | LAKIREDDY BALI REDDY COLLEGE OF ENGINEERING (AUTONOMOUS)                                                                                            |       |
|      | L.B. Reddy Nagar :: Mylavaram – 521 230 :: Krishna Dist.:: A.P.                                                                                     |       |
|      | M.Tech. I Semester Regular/Supplementary Examinations                                                                                               |       |
| т:_  | MTEE102-POWER CONVERTERS (PED)                                                                                                                      | V     |
| 1111 | ne: 3 hours Max. Marks                                                                                                                              | : 60  |
|      | Answer all the questions All questions carry equal marks  *********                                                                                 |       |
| 1(a) | circuit diagram and waveform.                                                                                                                       | [12M] |
| (b)  | (OR)  Describe the operation of rectifier in inverting mode briefly with suitable diagrams.                                                         | [12M] |
| 2(a) | with suitable voltage and current waveforms and derive the expression for average load voltage.                                                     | [12M] |
| (b)  | (OR)  Describe the operation of three phase half controlled bridge converter for RL load with suitable circuit diagram and wave forms.              | [12M] |
| 3(a) | Discuss the working of delta corrected 3- $\phi$ AC voltage controller with suitable power diagrams for a firing angle 120 degrees assuming R-load. | [1OM] |
| (b)  | Analyse 1-m voltogo controllor with RL 1 1 1 1 1                                                                                                    | [12M] |
|      | forms.                                                                                                                                              | [12M] |
| 4(a) | What is the need for controlling the output at the output terminals of an inverter? Discuss briefly and compare the various methods                 |       |

4(a employed for the control of output voltage of inverters. (OR)

The single phase half-bridge inverter has a resistive load of R=2.4 ohm (b) and the dc input voltage is Vs=48V. Determine (i) the rms output voltage at the fundamental frequency  $V_{01}$ (ii)the output power Po, (iii)the average and peak currents of each transistor (iv) the peak reverse blocking voltage VBR (v) the THD, (a) the DF

List the different types of multilevel inverters. 5(a)

[6M]

[6M]

[12M]

[12M]

List the advantages and disadvantages of cascaded multilevel inverter. (b)

(OR)

Draw and explain the circuit diagram of a Single-phase multilevel (c) cascaded H-bridge inverter.

1214

\*\*\*\*\*\*

# 2 JAN 2019

**R14** 

## LAKIREDDY BALI REDDY COLLEGE OF ENGINEERING (AUTONOMOUS)

L.B.ReddyNagar :: Mylavaram - 521 230 :: Krishna Dist.:: A.P.

M.Tech. (I Semester) Supplementary Examinations

### MTME102-ADVANCED THERMODYNAMICS

(TE)

Time: 3 hours

Max. Marks: 60

# Answer all the questions All questions carry equal marks

1(a) Why does free expansion have zero work transfer.

[6M]

Differentiate between Energy and Exergy. (b)

[6M]

The internal energy of a certain substance is given by the following (c) equation U=3.56PV+84, Where U is given in kJ and P in kPa and V is in m<sup>3</sup>/kg. A system composed of 3 kg of this substance expands from an initial pressure of 500 kPa and volume of 0.22 m3/kg to a final pressure of 100 kPa in a process in which pressure and volume are related by PV1.2 =Constant.

(i) If the expansion is quasi-static, find Q,  $\Delta U$  and W for the process

ii) In another process the same system expands according to the same pressure-volume relationship as in part (i) and from the same initial state to the same final state as in part (i), but the heat transfer in this case is 30 kJ. Find the work transfer for this process.

iii)Explain the difference in work transfer in parts (i) and (ii)

[12M]

2(a) Formulate the Maxwell relations and explain its significance.

[6M]

Enunciate the availability equation for non - flow process. (b)

[6M]

(c) A 10 kg mass of water is heated electrically by using an electric heating coil. The temperature of water rises from an initial value of 298 K to 363 K. Determine

> First law efficiency of the process i)

ii) Second law efficiency of the process

[12M]

3(a) Comprehend the Mach Number and Mach Angle.

[6M]

Air is accelerated isentropic ally from 100 m/s to 400 m/s in a nozzle. (b) If the temperature at the initial state is 400 K and Mach Number is 1.5, Determine i) Initial Mach Number ii) Final Temperature.

[6M]

(OR)

Air enters the compressor of a gas turbine at 1 bar, 30°C and leaves the (c) compressor at 4 bar. The compressor has an efficiency of 82%. Calculate per kg of air i) the work of compression ii) the reversible work of compression iii) the Irreversibility.

[12M]

## MTME102-ADVANCED THERMODYNAMICS

A gaseous mixture contains 21% by volume of N2, 50% by volume of 4(a) Hydrogen and 29% by volume of CO<sub>2</sub>. Calculate the molecular weight of mixture, the characteristic gas constant R for the mixture and the value of reversible adiabatic index.(At 10 °C the Cp values of N2, Hydrogen and CO<sub>2</sub> are 1.039, 14.23 and 0.828 kJ/Kg K respectively).

[12M]

#### (OR)

Differentiate between enthalpy of formation and enthalpy of reaction. [6M] (b) Methane CH4 is burned with dry air. The molar analysis of the products (c)

on a dry basis is CO<sub>2</sub>: 9.7%, CO:0.5%, O<sub>2</sub>:2.95% and N<sub>2</sub>: 86.85%. Determine i) the air -fuel ratio on both a molar and mass basis ii) the percent theoretical air.

[6M]

Distinguish the differences between the jet engines and Rockets. 5(a)

What is cogeneration plant? What are the thermodynamic advantages (b) and limitations of such a plant?

[6M]

[6M]

#### (OR)

Steam enters the turbine of a cogeneration plant at 7 MPa and 500°C. (c) One-fourth of the steam is extracted from the turbine at 600-kPa pressure for process heating. The remaining steam continues to expand to 10 kPa. The extracted steam is then condensed and mixed with feedwater at constant pressure and the mixture is pumped to the boiler pressure of 7 MPa. The mass flow rate of steam through the boiler is 30 kg/s. Disregarding any pressure drops and heat losses in the piping, and assuming the turbine and the pump to be isentropic, determine the net power produced and the utilization factor of the plant.

[12M]

\*\*\*\*\*

2 of 2

H.T.No

# LAKIREDDY BALI REDDY COLLEGE OF ENGINEERING

(AUTONOMOUS) L.B. Reddy Nagar :: Mylavaram – 521 230 :: Krishna Dist.:: A.P.

M.Tech. I Semester Regular/Supplementary Examinations

# MTVL101-VLSI TECHNOLOGY AND DESIGN

(VLSI&ES)

|     | <b>m</b> :  | (VLSI&ES)                                                                                                                                                                                         |              |  |  |
|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--|--|
|     | Time        | : 3 hours Max. Marks                                                                                                                                                                              | : 60         |  |  |
|     |             | Answer all the questions All questions carry equal marks ********                                                                                                                                 |              |  |  |
|     | 1(a)<br>(b) | Define threshold voltage of a MOS device and explain body effect. Illustrate the scaling factors trans conductance $g_{m}$ , drain conductance $g_{ds}$ , figure of merit $w_{o}$ .               | [6M]         |  |  |
|     | (0)         | (OR)                                                                                                                                                                                              |              |  |  |
|     | (c)<br>(d)  | Determine the pull-up to pull-down ratio for an NMOS inverter driven by another NMOS inverter.  Discuss the electrical behavior of the MOS transistor with necessary equations of drain currents, |              |  |  |
|     |             |                                                                                                                                                                                                   |              |  |  |
|     | 2(a)<br>(b) | Describe in detail the Pseudo nmos logic DCVSL with neat diagram.  Explain inductive interconnect delay and resistive interconnect in                                                             | [6M]         |  |  |
|     |             | modern chips.                                                                                                                                                                                     | [6M]         |  |  |
|     | (c)         | Explain how Cascaded inverters drive large capacitive loads.                                                                                                                                      |              |  |  |
|     | (d)         | Explain TG based 2 to 1 multiplexer with function table.                                                                                                                                          | [6M]<br>[6M] |  |  |
|     | 3(a)<br>(b) | Compare different CMOS combinational circuit families.  Define logical effort of a gate and list out the logical effort of common gates.                                                          | [6M]         |  |  |
|     |             | (OR)                                                                                                                                                                                              | [6M]         |  |  |
|     | (c)<br>(d)  | Draw Elmore delay model RC ladder circuit and derive the total delay. Explain circuit pitfalls that can cause chips to fail.                                                                      | [6M]<br>[6M] |  |  |
|     | 4(a)        | Explain three different methods of sequencing blocks of a combinational logic.                                                                                                                    |              |  |  |
| (b) |             | What are the various controls in latches and flip flopsand explain them? (OR)                                                                                                                     |              |  |  |
|     | (c)         | What is the function of a synchronizers in sequencing elements and                                                                                                                                |              |  |  |
|     | (d)         | Draw and explain conventional CMOS transparent latches and flip                                                                                                                                   | [6M]         |  |  |
|     |             | flops.                                                                                                                                                                                            | [6M]         |  |  |
|     | 5(a)<br>(b) | Explain power distribution and clock distributuion in floor planning.  Explain global and local interconnects in wire planning.                                                                   | [6M]<br>[6M] |  |  |
|     | (c)<br>(d)  | Briefly explain the PAD frame architectures for off chip connections. Explain different floor plan tips with diagrams.                                                                            | [6M]<br>[6M] |  |  |
|     |             |                                                                                                                                                                                                   |              |  |  |

\*\*\*\*\*